

**Project Name: PICO-TGL4** 

Project Number: Version: A0.1\_0\_0

## System block diagram

## PICO-TGU4 Block Diagram(Internal)



| Page |                                               |
|------|-----------------------------------------------|
| 1    | Cover Sheet                                   |
| 2    | System Setting                                |
| 3    | Power Delivery                                |
| 4    | Power Sequence                                |
| 5    | SoC DDI                                       |
| 6    | SoC DDR4                                      |
| 7    | SoC SPI/eSPI/SMBus                            |
| 8    | SoC HDA/SD                                    |
| 9    | SoC PCIe/SATA/USB                             |
| 10   | SoC PCIE_CLK/ RTC                             |
| 11   | SoC eMMC                                      |
| 12   | SoC System                                    |
| 13   | SoC Power                                     |
| 14   | PCH Power                                     |
| 15   | SoC GND                                       |
| 16   | SoC Strap                                     |
| 17   | •                                             |
| 18   | LPDDR4x (1/4)                                 |
| 19   | LPDDR4x (2/4)                                 |
| 20   | LPDDR4x (3/4)                                 |
| 21   | LPDDR4x (4/4)                                 |
| 22   | DDI1 to HDMI1 DDI0 to eDP                     |
| 23   | miniCard/mSATA(Full)                          |
| 24   | SATA/ DIO/TPM                                 |
| 25   | M.2(Key B)                                    |
| 26   | LAN1 I219                                     |
| 27   | LAN2 1225                                     |
| 28   | Super I/O                                     |
| 29   | USB3.0/ USB2.0                                |
| 30   | Audio ALC269                                  |
| 31   | COM1/ COM2 / DIO / USB2.0                     |
| 32   | FAN/BIOS/ eSPI / HW Monitor                   |
| 33   | Power in/ MISC                                |
| 34   | PWR +V5A/ +V3P3A                              |
| 35   | PWR +V12S/ +V5S/ +V3P3S                       |
| 36   | PWR IMVP9 Controller                          |
| 37   | PWR_IMVP9 Controller PWR +VCCIN               |
| 37   | PWR_+VCCIN AUX/+V1P8A                         |
| 38   | PWR_+VCCIN_AUX/+V1P8A  PWR +VCCSTG/+VCCSFR OC |
|      |                                               |
| 40   | APW8743C                                      |
| 41   | PWR_+VDDQ/ +VDDQ_VPP/ +V1P8                   |
| 42   | RSMEST# Control                               |
| 43   | Revision History                              |
|      |                                               |
|      |                                               |
| 1    |                                               |

Core Design>

AAA
Title
Size
An /SUS Company
Cus

| AAEON Technology INC. |                 |  |         |  |
|-----------------------|-----------------|--|---------|--|
| Title                 |                 |  |         |  |
|                       | Cover Sheet     |  |         |  |
| Size                  | Document Number |  | Rev     |  |
|                       | tom PICO-TGU4   |  | A0.2_0_ |  |
|                       |                 |  |         |  |







## **Super I/O F81966** R343 1M R0201 R345 0/R0201 TS\_D- R347 0 5% R349 X/0 5% R0201 | WDT\_RST# | 33| | ATX\_AT\_TRAP | 10| → PECI [7] ATX\_AT\_TRAP: High: ATX mode Low: AT mode(Default) Functions4 1 USB Enable ctrl pin fix EN USB3 [29,31] AUDIO\_MUTE# [30] AO . 2 Power On Strapping Options pin Internal Power: Output I2C ADDR The I2C slave address is 0X5C (Default) A0.2 [31] DIO\_4 《》 TP35 REMOVE LOW The I2C slave address is 0X5A

F81966B

10K 1% R0201

0201



Remove

JP3. PIN 124

HIGH

LOW

JP2, PIN 123

JP1, PIN 4

HIGH

Config4E 2E

Configuration Register I/O port is 4E/4F

(ALARM mode) Disable OVP function

Configuration Register I/O port is 2E/2F (Default

Power on fan speed default duty is 40% (Default) Power on fan speed default duty is 100%

AAEON Technology INC.

IRIE
Super I/O
Size | Document Number
Custom PICO-TGU4
Date: Wednesday, Documber 16, 2020



